

## WAVE FORM



## ELABORATION STAGE (ONE HOT ENCODING)



- Elaborated Design (13 infos)
  - ✓ □ General Messages (13 infos)
    - > (Synth 8-6157) synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
    - > (1 more like this)
    - > (1 (2 more like this)
      - (1) [Device 21-403] Loading part xc7a35ticpg236-1L
      - (1) [Project 1-570] Preparing netlist for logic optimization





# SYNTHESIS STAGE (ONE HOT ENCODING)



#### Design Timing Summary

| Setup                        |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 5.682 ns | Worst Hold Slack (WHS):      | 0.151 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 66       | Total Number of Endpoints:   | 66       | Total Number of Endpoints:               | 32       |











#### → □ Synthesis (4 warnings, 33 infos)

- (Common 17-349) Got license for feature 'Synthesis' and/or device 'xc7a35ti'
- > 1 [Synth 8-6157] synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
- > (1 Synth 8-155) case statement is not full and has no default [SPI.v:20] (1 more like this)
- Synth 8-6155] done synthesizing module 'SPI' (1#1) [SPI.v:1] (2 more like this)
- (1) [Device 21-403] Loading part xc7a35ticpg236-1L
- 1-236] Implementation specific constraints were found while reading constraint file [D:/digital\_design\_diploma/projects/SPI/basys\_master.xdc]. These constraints will be ignored for synthesis but will be used in implementation. Impacted constraints are listed in the file [.Xil/SPI\_wrapper\_propImpl.xdc]. Resolution: To avoid this warning, move constraints listed in ['Undefined'] to another XDC file and exclude this new file from synthesis with the used\_in\_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis.
- (Synth 8-802) inferred FSM for state register 'current\_state\_reg' in module 'SPI'
- > (1) [Synth 8-5544] ROM "rx\_valid" won't be mapped to Block RAM because address size (4) smaller than threshold (5) (5 more like this)
- > (Synth 8-327) inferring latch for variable 'FSM\_sequential\_next\_state\_reg' [SPI.v:22] (2 more like this)
- (5) [Synth 8-3354] encoded FSM with state register 'current\_state\_reg' using encoding 'sequential' in module 'SPI'
- > 🚯 [Synth 8-4480] The timing for the instance i\_0/ram/mem\_reg (implemented as a block RAM) might be sub-optimal as no optional output register could be merged into the block ram. Providing additional output register may help in improving timing. (1 more like this)
  - (Project 1-571) Translating synthesized netlist
- (Netlist 29-17) Analyzing 8 Unisim elements for replacement
- (Netlist 29-28) Unisim Transformation completed in 0 CPU seconds
- Project 1-570] Preparing netlist for logic optimization (1 more like this)
- (a) [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
- Project 1-111 Unisim Transformation Summary: No Unisim elements were transformed. (1 more like this)
- (1) [Common 17-83] Releasing license: Synthesis
- () [Constraints 18-5210] No constraint will be written out.
- (Common 17-1381) The checkpoint 'D:/digital\_design\_diploma/projects/SPI/project\_SPI\_final/project\_SPI\_final.runs/synth\_1/SPI\_wrapper.dcp' has been generated.
- [runtcl-4] Executing: report\_utilization -file SPI\_wrapper\_utilization\_synth.rpt -pb SPI\_wrapper\_utilization\_synth.pb
- (Common 17-206) Exiting Vivado at Tue Mar 12 03:15:31 2024...





| Name 1                        | Slice LUTs<br>(20800)       | Slice Registers<br>(41600) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32)                                                                                  |     |
|-------------------------------|-----------------------------|----------------------------|------------------------|---------------------|---------------------------------------------------------------------------------------------------|-----|
| ✓ N SPI_wrapper               | 42                          | 32                         | 0.5                    | 5                   | 1                                                                                                 |     |
| dbg_hub (dbg_hub_CV)          | 0                           | 0                          | 0                      | 0                   | 0                                                                                                 |     |
| I ram (RAM)                   | 4                           | 9                          | 0.5                    | 0                   | 0                                                                                                 | は   |
| ■ spi (SPI)                   | 38                          | 23                         | 0                      | 0                   | 0                                                                                                 |     |
| <b>I u_ila_0</b> (u_ila_0_CV) | 0                           | 0                          | 0                      | 0                   | 0                                                                                                 | 語館  |
| SS_n Clk_IBUF_inst Clk IBUF   | clk_IBUF_BUFG_<br>O<br>BUFG | inst                       |                        |                     | dbg_hub  clk sl_iport0_o[0:0:3 sl_oport0_i[0:16] dbg_hub_CV  MOSI_IBUF_inst 0 IBUF SS_n_IBUF_inst | Spi |
| CRUTICAL PARTH                |                             |                            |                        |                     |                                                                                                   |     |

## IMPLEMENTION STAGE (ONE HOT ENCODING)





#### Design Timing Summary

Setup Hold Pulse Width  $0.084 \, \text{ns}$ Worst Pulse Width Slack (WPWS): 4.500 ns Worst Negative Slack (WNS): 5.066 ns Worst Hold Slack (WHS): Total Negative Slack (TNS):  $0.000 \, \text{ns}$ Total Hold Slack (THS):  $0.000 \, \text{ns}$ Total Pulse Width Negative Slack (TPWS): 0.000 ns Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Total Number of Endpoints: Total Number of Endpoints: Total Number of Endpoints: 32

All user specified timing constraints are met.

| Name 1          | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-----------------|-----------------------|----------------------------|---------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|
| ∨ N SPI_wrapper | 43                    | 32                         | 19                  | 43                      | 5                              | 0.5                    | 5                   | 1                |
| I ram (RAM)     | 5                     | 9                          | 7                   | 5                       | 0                              | 0.5                    | 0                   | 0                |
| I spi (SPI)     | 38                    | 23                         | 18                  | 38                      | 4                              | 0                      | 0                   | 0                |



#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.071 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.4°C

Thermal Margin: 74.6°C (14.8 W)

Effective 9JA: 5.0°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Medium

Launch Power Constraint Advisor to find and fix

invalid switching activity



- Implementation (1 warning, 109 infos, 240 status messages)
  - Design Initialization (11 infos, 7 status messages)
    - > (i) Command: open\_checkpoint D:/digital\_design\_diploma/projects/SPI/SPI\_PROJECT/SPI\_PROJECT.runs/impl\_1/SPI\_wrapper.dcp (6 more like this)
      - (1) [Netlist 29-17] Analyzing 4 Unisim elements for replacement
      - (Netlist 29-28) Unisim Transformation completed in 0 CPU seconds
      - (Project 1-479) Netlist was created with Vivado 2018.2
      - (1) [Device 21-403] Loading part xc7a35ticpg236-1L
      - (Project 1-570) Preparing netlist for logic optimization
      - [Timing 38-478] Restoring timing data from binary archive.
      - (1) [Timing 38-479] Binary timing data restore complete.
      - (Project 1-856) Restoring constraints from binary archive.
      - (Project 1-853) Binary constraint restore complete.
      - (Project 1-111) Unisim Transformation Summary: No Unisim elements were transformed.
      - (Project 1-604) Checkpoint was created with Vivado v2018.2 (64-bit) build 2258646
  - Opt Design (36 infos, 54 status messages)
    - > (i) Command: opt\_design (53 more like this)
      - (Common 17-349) Got license for feature 'Implementation' and/or device 'xc7a35ti'
      - (Project 1-461) DRC finished with 0 Errors
      - (Project 1-462) Please refer to the DRC report (report\_drc) for more information.
      - (1) [IP\_Flow 19-234] Refreshing IP repositories
      - [IP\_Flow 19-1704] No user IP repositories specified
      - [IP\_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2018.2/data/ip'.
    - This is a continuous continuou
    - > (1) [IP\_Flow 19-3806] Processing IP xilinx.com:ip:xsdbm:3.0 for cell dbg\_hub\_CV. (1 more like this)
    - > (1 more like this)
      - (a) [Opt 31-49] Retargeted 0 cell(s).









| Bitstream Generation Completed                                |  |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Bitstream Generation successfully completed.                  |  |  |  |  |  |  |  |  |  |
| <ul><li>View Reports</li></ul>                                |  |  |  |  |  |  |  |  |  |
| Open Hardware Manager                                         |  |  |  |  |  |  |  |  |  |
| <ul> <li><u>Generate Memory Configuration File</u></li> </ul> |  |  |  |  |  |  |  |  |  |
| Don't show this dialog again                                  |  |  |  |  |  |  |  |  |  |
| OK Cancel                                                     |  |  |  |  |  |  |  |  |  |





## ELABORATION STAGE (GRAY ENCODING)



- Elaborated Design (11 infos)
  - ∨ □ General Messages (11 infos)
    - > (Synth 8-6157) synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
    - > (1 Synth 8-155) case statement is not full and has no default [SPI.v:20] (1 more like this)
    - > (1 (2 more like this)
      - (Project 1-570) Preparing netlist for logic optimization
      - Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
      - (i) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed.





## SYNTHESIS STAGE (GRAY ENCODING)



- → Synthesis (4 warnings, 33 infos)
  - (Common 17-349) Got license for feature 'Synthesis' and/or device 'xc7a35ti'
  - > (Synth 8-6157) synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
  - > (1 Synth 8-155) case statement is not full and has no default [SPI.v:20] (1 more like this)
  - Synth 8-6155] done synthesizing module 'SPI' (1#1) [SPI.v:1] (2 more like this)
    - (1) [Device 21-403] Loading part xc7a35ticpg236-1L
  - (Froject 1-236] Implementation specific constraints were found while reading constraint file [D:/digital\_design\_diploma/projects/SPI/basys\_master gray.xdc]. These constraints will be ignored for synthesis but will be used in implementation. Impacted constraints are listed in the file [.XiI/SPI\_wrapper\_propImpI.xdc].
    Resolution: To avoid this warning, move constraints listed in ['Undefined'] to another XDC file and exclude this new file from synthesis with the used\_in\_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis.
  - (5) [Synth 8-802] inferred FSM for state register 'current\_state\_reg' in module 'SPI'
  - > (1) [Synth 8-5544] ROM "rx\_valid" won't be mapped to Block RAM because address size (4) smaller than threshold (5) (5 more like this)
  - > 0 [Synth 8-327] inferring latch for variable 'FSM\_sequential\_next\_state\_reg' [SPI.v:22] (2 more like this)
    - (Synth 8-3354) encoded FSM with state register 'current\_state\_reg' using encoding 'sequential' in module 'SPI'
  - > (1) [Synth 8-4480] The timing for the instance i\_0/ram/mem\_reg (implemented as a block RAM) might be sub-optimal as no optional output register could be merged into the block ram. Providing additional output register may help in improving timing. (1 more like this)
    - (Project 1-571) Translating synthesized netlist
    - (Netlist 29-17) Analyzing 8 Unisim elements for replacement
    - (Netlist 29-28) Unisim Transformation completed in 0 CPU seconds
  - > 1 [Project 1-570] Preparing netlist for logic optimization (1 more like this)
    - Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
  - > (i) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed. (1 more like this)
  - (1) [Common 17-83] Releasing license: Synthesis
  - [Constraints 18-5210] No constraint will be written out.
  - (1) [Common 17-1381] The checkpoint 'D:/digital\_design\_diploma/projects/SPI/project\_4/project\_4.runs/synth\_1/SPI\_wrapper.dcp' has been generated.
  - fruntcl-4] Executing : report\_utilization -file SPI\_wrapper\_utilization\_synth.rpt -pb SPI\_wrapper\_utilization\_synth.pb







## IMPLEMENTION STAGE (GRAY ENCODING)





#### Design Timing Summary

Hold **Pulse Width** Setup Worst Negative Slack (WNS): 5.066 ns Worst Hold Slack (WHS):  $0.084 \, \text{ns}$ Worst Pulse Width Slack (WPWS): 4.500 ns  $0.000 \, \text{ns}$ 0.000 ns Total Negative Slack (TNS):  $0.000 \, \text{ns}$ Total Hold Slack (THS): Total Pulse Width Negative Slack (TPWS): Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Total Number of Endpoints: Total Number of Endpoints: 32 Total Number of Endpoints: All user specified timing constraints are met.





|                 | -                     |                            |                     |                         |                                |                        |                     |                  |
|-----------------|-----------------------|----------------------------|---------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|
| Name 1          | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
| ∨ N SPI_wrapper | 43                    | 32                         | 19                  | 43                      | 5                              | 0.5                    | 5                   | 1                |
| I ram (RAM)     | 5                     | 9                          | 7                   | 5                       | 0                              | 0.5                    | 0                   | 0                |
| I spi (SPI)     | 38                    | 23                         | 18                  | 38                      | 4                              | 0                      | 0                   | 0                |



#### → Design Initialization (11 infos)

- (Netlist 29-17) Analyzing 5 Unisim elements for replacement
- 1 [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds
- (Project 1-479) Netlist was created with Vivado 2018.2
- (1) [Device 21-403] Loading part xc7a35ticpg236-1L

Hierarchy

- (Project 1-570) Preparing netlist for logic optimization
- [Timing 38-478] Restoring timing data from binary archive.
- (1) [Timing 38-479] Binary timing data restore complete.
- [Project 1-856] Restoring constraints from binary archive.
- (1) [Project 1-853] Binary constraint restore complete.
- (1) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed.
- (Project 1-604] Checkpoint was created with Vivado v2018.2 (64-bit) build 2258646

#### ✓ □ Opt Design (30 infos)

- [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a35ti'
- (Project 1-461) DRC finished with 0 Errors
- (Project 1-462) Please refer to the DRC report (report\_drc) for more information.
- (1) [Opt 31-49] Retargeted 0 cell(s).
- > (1 more like this)
- Opt 31-389] Phase Retarget created 0 cells and removed 0 cells (4 more like this)
  - (1) [Opt 31-662] Phase BUFG optimization created 0 cells of which 0 are BUFGs and removed 0 cells.
  - (1) [Pwropt 34-132] Skipping clock gating for clocks with a period < 2.00 ns.</p>
  - [Pwropt 34-9] Applying IDT optimizations ...
  - (1) [Pwropt 34-10] Applying ODC optimizations ...
  - (1) [Physopt 32-619] Estimated Timing Summary | WNS=5.682 | TNS=0.000 |
- (Pwropt 34-162) WRITE\_MODE attribute of 0 BRAM(s) out of a total of 1 has been updated to save power. Run report\_power\_opt to get a complete listing of the BRAMs updated.
- (1) [Pwropt 34-201] Structural ODC has moved 0 WE to EN ports
- Timing 38-35] Done setting XDC timing constraints. (1 more like this)











## ELABORATION STAGE (SEQ ENCODING)



- Elaborated Design (11 infos)
  - ✓ □ General Messages (11 infos)
    - > (Synth 8-6157) synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
    - > (1 Synth 8-155) case statement is not full and has no default [SPI.v:20] (1 more like this)
    - > (1) [Synth 8-6155] done synthesizing module 'SPI' (1#1) [SPI.v:1] (2 more like this)
      - (Project 1-570) Preparing netlist for logic optimization
      - Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
      - (i) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed.





# SYNTHESIS STAGE (SEQ ENCODING)





#### **Design Timing Summary**

Setup

### Hold Pulse Width

Worst Negative Slack (WNS): 5.682 ns Worst Hold Slack (WHS): 0.151 ns Worst Pulse Width Slack (WPWS): 4.500 ns

Total Negative Slack (TNS): 0.000 ns Total Hold Slack (THS): 0.000 ns

Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 Number of Failing Endpoints: 0

Total Number of Endpoints: 66 Total Number of Endpoints: 66 Total Number of Endpoints: 32

All user specified timing constraints are met.

## 

| Name            | 1 Slice LUTs (20800) | Slice Registers<br>(41600) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |  |
|-----------------|----------------------|----------------------------|------------------------|---------------------|------------------|--|
|                 |                      |                            |                        |                     |                  |  |
| ∨ N SPI_wrapper | 42                   | 32                         | 0.5                    | 5                   | 1                |  |
| I ram (RAM)     | 4                    | 9                          | 0.5                    | 0                   | 0                |  |
| I spi (SPI)     | 38                   | 23                         | 0                      | 0                   | 0                |  |



- (1) [Common 17-349] Got license for feature 'Synthesis' and/or device 'xc7a35ti'
- > (Synth 8-6157) synthesizing module 'SPI\_wrapper' [SPI\_wrapper.v:1] (2 more like this)
- > (1 more like this)
- > (1) [Synth 8-6155] done synthesizing module 'SPI' (1#1) [SPI.v:1] (2 more like this)
  - (1) [Device 21-403] Loading part xc7a35ticpg236-1L
- (f) [Project 1-236] Implementation specific constraints were found while reading constraint file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraint file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraints file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraints file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraints file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraints file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc]. These constraints were found while reading constraints file [D:/digital\_design\_diploma/projects/SPI/basys\_master seq.xdc].

Resolution: To avoid this warning, move constraints listed in ['Undefined'] to another XDC file and exclude this new file from synthesis with the used\_in\_synthesis property (File Property of the interest of

- (1) [Synth 8-802] inferred FSM for state register 'current\_state\_reg' in module 'SPI'
- > (1) [Synth 8-5544] ROM "rx\_valid" won't be mapped to Block RAM because address size (4) smaller than threshold (5) (5 more like this)
- > (Synth 8-327) inferring latch for variable 'FSM\_sequential\_next\_state\_reg' [SPI.v:22] (2 more like this)
  - (Synth 8-3354) encoded FSM with state register 'current\_state\_reg' using encoding 'sequential' in module 'SPI'
- > (1) [Synth 8-4480] The timing for the instance i\_0/ram/mem\_reg (implemented as a block RAM) might be sub-optimal as no optional output register could be merged into the block ra register may help in improving timing. (1 more like this)
- (Project 1-571) Translating synthesized netlist
- (Netlist 29-17) Analyzing 8 Unisim elements for replacement
- (Netlist 29-28) Unisim Transformation completed in 0 CPU seconds
- > (1) [Project 1-570] Preparing netlist for logic optimization (1 more like this)
  - (a) [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
- > (i) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed. (1 more like this)
- (1) [Common 17-83] Releasing license: Synthesis
- () [Constraints 18-5210] No constraint will be written out.
- 🚯 [Common 17-1381] The checkpoint 'D:/digital\_design\_diploma/projects/SPI/project\_seq\_coding/project\_seq\_coding.runs/synth\_1/SPI\_wrapper.dcp' has been generated.











No Unisim elements were transformed.

(Timing 38-35) Done setting XDC timing constraints.

(Project 1-570) Preparing netlist for logic optimization

[Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).

(Project 1-111) Unisim Transformation Summary:

[Timing 38-91] UpdateTimingParams: Speed grade: -1L, Delay Type: min\_max.

(1) [Timing 38-191] Multithreading enabled for timing update using a maximum of 2 CPUs





## IMPLEMENTION STAGE (SEQ ENCODING)



- ✓ ☐ Implementation (1 warning, 105 infos)
  ✓ ☐ Design Initialization (7 infos)
  - (Netlist 29-17) Analyzing 5 Unisim elements for replacement
  - (1) [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds
  - (Project 1-479) Netlist was created with Vivado 2018.2
  - (i) [Device 21-403] Loading part xc7a35ticpg236-1L
  - (Project 1-570) Preparing netlist for logic optimization
  - Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
  - (i) [Project 1-111] Unisim Transformation Summary: No Unisim elements were transformed.
  - ∨ □ Opt Design (37 infos)
    - (1) [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a35ti'
    - (1) [Project 1-461] DRC finished with 0 Errors
    - (Project 1-462) Please refer to the DRC report (report\_drc) for more information.
    - [IP\_Flow 19-234] Refreshing IP repositories
    - [IP\_Flow 19-1704] No user IP repositories specified
    - [IP\_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2018.2/data/ip'.
    - This is a second of the sec
    - To the state of the state of
    - > (Chipscope 16-220) Re-using generated and synthesized IP, "xilinx.com:ip:xsdbm:3.0", from Vivado IP cache entry "9a650ad267bdd151". (1 more like this)
      - (1) [Opt 31-49] Retargeted 0 cell(s).
    - > (1 more like this)
    - > (1) [Opt 31-389] Phase Retarget created 0 cells and removed 0 cells (4 more like this)
      - (1) [Opt 31-662] Phase BUFG optimization created 0 cells of which 0 are BUFGs and removed 0 cells.
- ✓ □ Place Design (24 infos)
  - (1) [Chipscope 16-240] Debug cores have already been implemented
  - (1) [Common 17-349] Got license for feature 'Implementation' and/or device 'xc7a35ti'
  - > (1 more like this)
  - > 1 [Vivado\_Tcl 4-198] DRC finished with 0 Errors (1 more like this)
  - > 1 [Vivado\_Tcl 4-199] Please refer to the DRC report (report\_drc) for more information. (1 more like this)
    - (1) [Place 30-611] Multithreading enabled for place\_design using a maximum of 2 CPUs
    - (opt 31-138) Pushed 0 inverter(s) to 0 load pin(s).
  - > 1 [Timing 38-35] Done setting XDC timing constraints. (2 more like this)
    - (Physopt 32-65) No nets found for high-famout optimization.
    - (Physopt 32-232) Optimized 0 net. Created 0 new instance.
    - 1 [Physopt 32-775] End 1 Pass. Optimized 0 net or cell. Created 0 new cell, deleted 0 existing cell and moved 0 existing cell
    - (Place 46-31) BUFG insertion identified 0 candidate nets, 0 success, 0 skipped for placement/routing, 0 skipped for timing, 0 skipped for netlist change reason.
    - (Place 30-746) Post Placement Timing Summary WNS=4.827. For the most accurate timing information please run report\_timing.
    - (1) [Common 17-83] Releasing license: Implementation
    - [Timing 38-480] Writing timing data to binary archive.
    - (Common 17-1381) The checkpoint 'D:/digital\_design\_diploma/projects/SPI/project\_seq\_coding/project\_seq\_coding.runs/impl\_1/SPI\_wrapper\_placed.dcp' has been generated.







#### **Design Timing Summary**

Setup

Worst Negative Slack (WNS): 2.548 ns

Worst Hold Slack (WHS): 0.034 ns

Total Negative Slack (TNS): Total Hold Slack (THS):

Hold

Number of Failing Endpoints: 0

Total Number of Endpoints:

3756

All user specified timing constraints are met.

0.000 ns

Number of Failing Endpoints: 0

Total Number of Endpoints: 3740 **Pulse Width** 

Worst Pulse Width Slack (WPWS): 3.750 ns

Total Pulse Width Negative Slack (TPWS): 0.000 ns

Number of Failing Endpoints: 0

Total Number of Endpoints: 2068



| Name 1                | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | F7<br>Muxes<br>(16300) | Slice<br>(815<br>0) | LUT as Logic<br>(20800) | LUT as Memory<br>(9600) | LUT Flip Flop Pairs<br>(20800) | Block RAM Tile<br>(50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) | BSCANE2<br>(4) |
|-----------------------|-----------------------|----------------------------|------------------------|---------------------|-------------------------|-------------------------|--------------------------------|------------------------|---------------------|------------------|----------------|
| ∨ N SPI_wrapper       | 1232                  | 1894                       | 8                      | 616                 | 1129                    | 103                     | 697                            | 1                      | 5                   | 2                | 1              |
| > 1 dbg_hub (dbg_hub) | 476                   | 727                        | 0                      | 244                 | 452                     | 24                      | 304                            | 0                      | 0                   | 1                | 1              |
| I ram (RAM)           | 4                     | 9                          | 0                      | 5                   | 4                       | 0                       | 0                              | 0.5                    | 0                   | 0                | 0              |
| ■ spi (SPI)           | 38                    | 23                         | 0                      | 17                  | 38                      | 0                       | 5                              | 0                      | 0                   | 0                | 0              |
| > 1 u_ila_0 (u_ila_0) | 714                   | 1135                       | 8                      | 362                 | 635                     | 79                      | 386                            | 0.5                    | 0                   | 0                | 0              |







# THANK YOU



